Research on serial ATA hard disk initialization
文献类型:会议论文
作者 | WEi Wu; Haibing Su; Qinzhang Wu |
出版日期 | 2009 |
会议名称 | 2009 International Workshop on Intelligent Systems and Applications |
会议日期 | 2009 |
页码 | 896- |
通讯作者 | WEi Wu |
中文摘要 | Serial ATA (SATA) is the successor of the Parallel ATA (PATA) interface. SATA overcomes many limitations of PATA and offers a maximum bandwidth of 300 MB/s. The Virtex-4 embedded multi-gigabit transcEiver (MGT) is compatible with SATA protocol. Combining MGT with the flexible configurable logic fabric and many specialized high-performance embedded features, Virtex-4 FPGA is an ideal single-chip solution for embedded SATA application. This paper presents how to implements SATA physical link initialization in Virtex-4 FPGA through the use of Out-of-Band (OOB) signals to synchronize and reset SATA hard disk. Dynamically changing attributes of MGT via the Dynamic Reconfiguration Port (DRP) is employed to improving usability and performance of the design. The whole design is validated on the Xilinx ML405 evaluation platform connecting to a SATA hard disk. The experiment results show that the design can complete SATA physical link initialization and establish communication link between SATA host controller in FPGA and hard disk. |
英文摘要 | Serial ATA (SATA) is the successor of the Parallel ATA (PATA) interface. SATA overcomes many limitations of PATA and offers a maximum bandwidth of 300 MB/s. The Virtex-4 embedded multi-gigabit transcEiver (MGT) is compatible with SATA protocol. Combining MGT with the flexible configurable logic fabric and many specialized high-performance embedded features, Virtex-4 FPGA is an ideal single-chip solution for embedded SATA application. This paper presents how to implements SATA physical link initialization in Virtex-4 FPGA through the use of Out-of-Band (OOB) signals to synchronize and reset SATA hard disk. Dynamically changing attributes of MGT via the Dynamic Reconfiguration Port (DRP) is employed to improving usability and performance of the design. The whole design is validated on the Xilinx ML405 evaluation platform connecting to a SATA hard disk. The experiment results show that the design can complete SATA physical link initialization and establish communication link between SATA host controller in FPGA and hard disk. |
收录类别 | EI |
语种 | 英语 |
源URL | [http://ir.ioe.ac.cn/handle/181551/7509] ![]() |
专题 | 光电技术研究所_光电探测技术研究室(三室) |
作者单位 | 中国科学院光电技术研究所 |
推荐引用方式 GB/T 7714 | WEi Wu,Haibing Su,Qinzhang Wu. Research on serial ATA hard disk initialization[C]. 见:2009 International Workshop on Intelligent Systems and Applications. 2009. |
入库方式: OAI收割
来源:光电技术研究所
浏览0
下载0
收藏0
其他版本
除非特别说明,本系统中所有内容都受版权保护,并保留所有权利。