中国科学院机构知识库网格
Chinese Academy of Sciences Institutional Repositories Grid
An Efficient VLSI Architecture for Motion Compensation of AVS HDTV Decoder

文献类型:期刊论文

作者Peng Zhang(张鹏); Jun-Hao Zheng(郑俊浩); Lei Deng(邓磊); Don Xie(解晓东)
刊名Journal of Computer Science and Technology
出版日期2006
卷号21期号:3页码:370-377
关键词Motion Compensation Avs Vlsi Architecture
英文摘要In the part 2 of advanced Audio Video coding Standard (AVS-P2), many efficient coding tools are adopted in motion compensation, such as new motion vector prediction, symmetric matching, quarter precision interpolation, etc. However, these new features enormously increase the computational complexity and the memory bandwidth requirement, which make motion compensation a difficult component in the implementation of the AVS HDTV decoder. This paper proposes an efficient motion compensation architecture for AVS-P2 video standard up to the Level 6.2 of the Jizhun Profile. It has a macroblock-level pipelined structure which consists of MV predictor unit, reference fetch unit and pixel interpolation unit. The proposed architecture exploits the parallelism in the AVS motion compensation algorithm to accelerate the speed of operations and uses the dedicated design to optimize the memory access. And it has been integrated in a prototype chip which is fabricated with TSMC 0.18-um CMOS technology, and the experimental results show that this architecture can achieve the real time AVS-P2 decoding for the HDTV 1080i (1920 * 1088 4:2:0 60field/s) video. The efficient design can work at the frequency of 148.5MHz and the total gate count is about 225K.
语种英语
公开日期2010-11-04
源URL[http://ictir.ict.ac.cn/handle/311040/838]  
专题中国科学院计算技术研究所期刊论文_2006年英文
推荐引用方式
GB/T 7714
Peng Zhang,Jun-Hao Zheng,Lei Deng,et al. An Efficient VLSI Architecture for Motion Compensation of AVS HDTV Decoder[J]. Journal of Computer Science and Technology,2006,21(3):370-377.
APA Peng Zhang,Jun-Hao Zheng,Lei Deng,&Don Xie.(2006).An Efficient VLSI Architecture for Motion Compensation of AVS HDTV Decoder.Journal of Computer Science and Technology,21(3),370-377.
MLA Peng Zhang,et al."An Efficient VLSI Architecture for Motion Compensation of AVS HDTV Decoder".Journal of Computer Science and Technology 21.3(2006):370-377.

入库方式: OAI收割

来源:计算技术研究所

浏览0
下载0
收藏0
其他版本

除非特别说明,本系统中所有内容都受版权保护,并保留所有权利。